Hacker News new | past | comments | ask | show | jobs | submit login

DDR2-1066 CL4 is also 7.5ns to first data.



But DDR2-1066 is worse in second and later accesses.


Consequent accesses are measuring bus speed, not actual DRAM cell latency. At that point data is already loaded into a row of sense amplifiers.




Join us for AI Startup School this June 16-17 in San Francisco!

Guidelines | FAQ | Lists | API | Security | Legal | Apply to YC | Contact

Search: